IRTUM – Institutional Repository of the Technical University of Moldova

Monolithic 3D layout using 2D EDA for embedded memory-rich designs

Show simple item record

dc.contributor.author PLETEA, Ionica
dc.contributor.author WURMAN, Ze'ev
dc.contributor.author OR-BACH, Zvi
dc.contributor.author SONTEA, Victor
dc.date.accessioned 2020-05-25T08:39:49Z
dc.date.available 2020-05-25T08:39:49Z
dc.date.issued 2015
dc.identifier.citation PLETEA, Ionica, WURMAN, Ze'ev, OR-BACH, Zvi et al. Monolithic 3D layout using 2D EDA for embedded memory-rich designs. In: IEEE, SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S): proc. of the conf., Oct. 5-8, 2015. Rohnert Park, 2015, p. 1-2. en_US
dc.identifier.isbn 978-1-5090-0259-7
dc.identifier.issn 978-1-5090-0258-0
dc.identifier.uri https://doi.org/10.1109/S3S.2015.7333518
dc.identifier.uri http://repository.utm.md/handle/5014/8371
dc.description Access full text - https://doi.org/10.1109/S3S.2015.7333518 en_US
dc.description.abstract Monolithic 3D integration has generated considerable interest in recent years due it its inherent capability of supporting heterogeneous devices, and its rich vertical connectivity allowing for increased integration while reducing wire-length and power. Few commercial EDA 3D tools are in existence and prior work focused on partitioning logic between two or more logic strata, capitalizing on harnessing existing 2D tools into 3D flows through scripting and other strategies. In this paper we present a methodology intended to exploit the memory-rich nature of modern designs that have large fractions of their area dedicated to multiple memory blocks, and leverages 3D stacking to partition the design into memory-optimized and logic-optimized strata using commercial Synopsys 2D EDA tools. en_US
dc.language.iso en en_US
dc.publisher IEEE en_US
dc.rights Attribution-NonCommercial-NoDerivs 3.0 United States *
dc.rights.uri http://creativecommons.org/licenses/by-nc-nd/3.0/us/ *
dc.subject three-dimensional displays en_US
dc.subject displays en_US
dc.subject decision support systems en_US
dc.subject design automation en_US
dc.subject integrated circuit layouts en_US
dc.title Monolithic 3D layout using 2D EDA for embedded memory-rich designs en_US
dc.type Article en_US


Files in this item

The following license files are associated with this item:

This item appears in the following Collection(s)

Show simple item record

Attribution-NonCommercial-NoDerivs 3.0 United States Except where otherwise noted, this item's license is described as Attribution-NonCommercial-NoDerivs 3.0 United States

Search DSpace


Browse

My Account