dc.contributor.author | SUDACEVSCHI, Viorica | |
dc.contributor.author | ABABII, Victor | |
dc.date.accessioned | 2021-08-24T11:43:04Z | |
dc.date.available | 2021-08-24T11:43:04Z | |
dc.date.issued | 2013 | |
dc.identifier.citation | SUDACEVSCHI, Viorica, ABABII, Victor. Modelling and synthezis of real-time control systems based on hardware timed Petri Nets. In: Buletinul Institutului Politehnic din Iaşi. Secţ. Electrotehnică. Energetică. Electronică. 2013, T. 59, Fasc. 4, pp. 87-92. | en_US |
dc.identifier.uri | http://repository.utm.md/handle/5014/16828 | |
dc.description.abstract | This paper presents a synthesis method of real-time control systems based on direct mapping of Petri net model into Field Programmable Gate Array (FPGA) circuit. Synchronous timed Petri nets have been developed to specify and model the control system. Switching to hardware description of the system is achieved through Hard Timed Petri Nets (HTPN). Direct correspondence between the elements of the original specification and circuit components ensures that the behavioral properties and time constraints, under which activate the control system, will be respected. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Universitatea Tehnică „Gheorghe Asachi” din Iaşi | en_US |
dc.rights | Attribution-NonCommercial-NoDerivs 3.0 United States | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/3.0/us/ | * |
dc.subject | Petri nets | en_US |
dc.subject | Hard Petri nets | en_US |
dc.subject | control systems | en_US |
dc.title | Modelling and synthezis of real-time control systems based on hardware timed Petri Nets | en_US |
dc.type | Article | en_US |
The following license files are associated with this item: