DSpace Repository

Modelling and Synthesis of Printed Circuit Boards Testing Systems based on Timed Hard Petri Nets

Show simple item record

dc.contributor.author SUDACEVSCHI, Viorica
dc.contributor.author ABABII, Victor
dc.contributor.author CALUGARI, Dmitri
dc.contributor.author BORDIAN, Dimitrie
dc.date.accessioned 2021-08-24T10:45:26Z
dc.date.available 2021-08-24T10:45:26Z
dc.date.issued 2017
dc.identifier.citation SUDACEVSCHI, Viorica, ABABII, Victor, CALUGARI, Dmitri et al. Modelling and Synthesis of Printed Circuit Boards Testing Systems based on Timed Hard Petri Nets. In: Annals of the University of Craiova, Electrical Engineering series. 2017, N. 41, pp. 87-92. ISSN 1842-4805. en_US
dc.identifier.uri http://repository.utm.md/handle/5014/16827
dc.description.abstract This paper presents a synthesis method for delay time evaluation in the printed circuit boards based on Timed Hard Petri Nets. For the specification and modeling of the delay time evaluation system, Timed Synchronous Petri Nets (TSPN) are used, which allow conflicts identification and exclusion related to both the processes time synchronization and processes timing constraints. The developed TSPN model of the delay time evaluation system comprises the test signal generator and the time delay analyzer. The transition to the hardware description of the system is achieved by translating the TSPN into Timed Hard Petri Net (THPN). THPN consists of processing elements and logical connections between them. For each processing element analytical model and AHDL code were developed. The implementation of the delay time evaluation system was done by direct mapping of the THPN into the Field-Programmable Gate Array (FPGA) circuits. FPGA architectures present advantages such as high parallelism, control processing speed-up and reconfigurability option. The direct mapping method has a linear algorithmic complexity and is not affected by state explosion problem. The transparent correspondence between the elements of the initial specification and the components of the resultant circuit ensures that the timing constraints under which the evaluation system is designed are respected. en_US
dc.language.iso en en_US
dc.publisher University of Craiova en_US
dc.rights Attribution-NonCommercial-NoDerivs 3.0 United States *
dc.rights.uri http://creativecommons.org/licenses/by-nc-nd/3.0/us/ *
dc.subject printed circuit boards en_US
dc.subject Petri nets en_US
dc.title Modelling and Synthesis of Printed Circuit Boards Testing Systems based on Timed Hard Petri Nets en_US
dc.type Article en_US


Files in this item

The following license files are associated with this item:

This item appears in the following Collection(s)

Show simple item record

Attribution-NonCommercial-NoDerivs 3.0 United States Except where otherwise noted, this item's license is described as Attribution-NonCommercial-NoDerivs 3.0 United States

Search DSpace


Advanced Search

Browse

My Account