# DESIGN FOR TESTABILITY OF COMBINATIONAL CIRCUITS

#### Ion COJOCARU, Cezar FLUERASU, Adrian PASCU

The University "Politehnica" Bucharest, Spl. Independentei 313, RO77206 Bucuresti, Facultatea de inginerie in limbi straine <u>i\_coj@yahoo.fr, apascu@ing.pub.ro, cfluerasu@ing.pub.ro</u>

**Abstract :** A new concept of design for testability is being proposed, based on the properties of signals, gates and logical structures. This allows obtaining of reconfigurable elementary digital structures (REDS), which can work both in normal mode and in testing/ diagnosis mode. In the same way as on a filed covered with snow any non-uniform object can be observed, the digital structures, designed on REDS base, allow the control of all defects = 0, = 1, using of only two stimulating-vectors. Diagnosis of singular constant defects = 0, = 1 of combinational circuits(CC) requires about 2\*n stimulating vectors, where *n* represents the number of primary inputs of the circuit. The cost of these facilities is doubling the number of active components on a chip and including of 2 pins in order to guarantee the reconfiguration of the verified structure. In case of a CC generalized model - including of 2 more pins in order to "homogenate" an arbitrary CC with different parities of the convergent signals.

Key words: Design, testability, elementary, reconfigurable, structure

### **INTRODUCTION**

In the last 30-40 years an important attention is being paid to solve the problem of design for testability (DFT)of digital structures and, especially, of CC. The desired properties of a testable circuit were settled: structure with no fan-outs, minimal and complete set of tests, mutual adaptability of the tested circuit and of the testing means, comfort and easiness of testing, "price" of testing improvement comparing to the obtained performance etc.

#### 1. EXPERIMENTAL

The complexity of VLSI circuits has significantly increased the need for design for testability [1] Reddy [2,3] has defined an easily testable network as one having the following properties:

(1) small test set; (2) contains no logical redundancy; (3) structure of the test set is such that it is both easy to generate and integrated the results; (4) faults locatable to the desired degree; (5) test set can be derived without much extra work, either during the design phase or after the network is

defined. This list is qualitative only, but for the purpose of this paper it will serve as a working definition for "easily testable" circuits. Various other properties [3] may also be desirable and can be added to the list: (6) final gate-count should not be excessively high compared with a "normal" implementation; (7) minimum number of additional primary control inputs and observable output used to enhance testability. Trying to be impartial we will make a short review of the actual state of DFT problem solving, evaluation that was made by the world recognized experts.

## 1.1. Analysis of design for testability concepts for combinational circuits

Developing and organise of testable combined circuits means to increase the number of input and output pins, choose the method of syntheses and a base of logical operations, what is increased the complexity of circuit develop. This is the cost of simplification of testing procedures.

#### 1.1.1. Method Reddy

Theoretical base to choose logical circuits base to realise the function  $F(x_1, x_2, ..., x_n)$  [3] is it represent in form of decomposition (Read – Muller Expansion Technique) Reed-Muller:

$$F(x_1, x_2, \dots, x_n) = C_0 \oplus C_1 \widetilde{x}_1 \oplus C_2 \widetilde{x}_2 \oplus \dots \oplus C_n \widetilde{x}_n \oplus C_{n+1} \widetilde{x}_1 \widetilde{x}_2 \oplus C_{n+2} \widetilde{x}_1 \widetilde{x}_3 \oplus \dots \oplus C_{2^{n-1}} \widetilde{x}_1 \widetilde{x}_2 \dots \widetilde{x}_n, (1)$$

where  $C_i \in \{0,1\}$ ,  $i = \overline{0,2^n - 1}$ -constant;  $\tilde{x}_j \in \{0,1\}$ ,  $j = \overline{1,n}$  correspond Boolean variable  $x_j$  or  $\overline{x}_j$ , but not both in same time.

Disadvantaging of this method is growing complexity of realisation circuits and a number of logic levels, which influence technical characteristics [4].

### 1.1.2. Three-level OR-AND-OR technique

The method is applicable only to positive unate logic functions and produces three level OR-AND-OR implementations in witch every distinguishable fault is locatable. The main trouble at these methods is strict limitation of type realisation function.

### 1.1.3. Use of additional control logic

Testability of CC depends in direct mode by controllability (C) and observability (O) [2]. These characteristics may be ameliorate by introduce supplementary gates in scope growing number of entrees and out. These technique premise to modify CC and obtain sets that contain only five tests, that allow detection all errors CC [3,5].

### 1.1.4. Adding test points

Numerous ad hoc designs for testability of VLSI have evolved over the years[1]. Included in these techniques are concepts such as adding test points to increase C and O[4,6]. But the additional pins reduce significantly the utile volume of the chip and, consequently, the technologity of VLSI.

### 1.1.5. Programmable logic modules

Reconfigurable circuits always have important place in synthesis of easy testable structures. In [6] its describe four logical programmable modules (PLM) types its intended using in synthesis process of digital circuits with increased testability.

## 2. RESULTS AND DISCUSSION

### 2.1. Design for Testability of CC based on elementary reconfigurable digital structures

The utilization of reconfiguration for the purpose of improving the testability of CC was proposed in [7]. One of the ways of Design for Testability of CC is connected with the elaboration of elementary reconfigurable digital structures (ERDS), an elementary circuit for changing parity (ECCP) of binary signal and a generator of successions for determinist signals. In [7] dual ERDS (DERDS) were proposed, in [7] complementary ERDS (CERDS) were proposed, in [7] proposed were the concepts of the organization of extratestable CC. Two logical parts with the same number of inputs are called dual if the signals at their outputs are reciprocally opposite for every combination of input signals. For instance, CERDS of  $F_{1,2}$  AND/OR is shown in fig. 1, its functioning being described by Boolean function (b) and table 1.





elementary circuit for changing parity (ECCP) [7] and the symbol of its representation are shown in fig. 2. its functioning being described by FB (2) and table 2.





Fig.2. ECCP (a) and the symbol of representation (b)



Fig 3. Initial circuit (a), normal function form (b), test regime 1 (c), test regime 2 (d).

1°. Analyzing expression (4) rendering that she contain only gates AND, OR (fig. 3,a)

$$F = x_1 \overline{x}_2 \lor x_2 \overline{x}_3, \quad (4)$$

2°. Select from multitude CERDS structure F<sub>1,2</sub>=AND/OR, for gates from other logical levels.

3°. Synthesize circuit with CERDS (fig. 3,b).

4°. Analyzing the present counter-claim fan-out with different parity of signals. One these input is input  $x_2$ . For assured change input  $x_2$  parity in testable form we place one ECCP after inverter, signal c=0 that don't influence input signal  $x_2$  (in normal ruining process), but c=1 in testable form invert supplementary signal on output, inverter on connection  $x_2$ .

5°. In normal mode inputs  $C_1C_2 = 10$ , that conduced on activate gates  $4_1$ ,  $5_1$  and  $6_1$ .

6°. In testable mode 1  $C_1C_2 = 11$  fig. 3,c, that conduced on reconfigured structures in to maximal degenerate circuit of type AND, equivalent with gate AND with same number of inputs. Verifications all errors =0 of inputs gate AND it make with only one test - 111...1, inverting only inputs where stand the inverter.

7°. In testable mode 2  $C_1C_2 = 00$  fig.3,d, that conduced on reconfigured structures in to maximal degenerate circuit of type OR, , equivalent with gate OR with same number of inputs.

Verifications all errors  $\equiv 1$  of inputs gate OR it make with only one test - 000...0, inverting only inputs where stand the inverter.

## **3. CONCLUSIONS**

- 1. No matter there is the number of gates inputs and number and type of gates, for presenting fanouts with diverse gates for CC control, *two* tests are sufficient.
- 2. No matter there is the number of inputs, type of initial CC gates and number n of inputs of arbitrary CC, diagnosis of any constant error requires just  $2 \cdot n$  stimulating vectors.
- 3. Such concepts for development of Design for Testability are valid also for the arbitrary circuits with reconvergent fun-outs with different parities and initially synthesized in any basis of Boolean operators.

## REFERENCES

Bennets R. G., Scott R. V., "Recent developments in the theory and practice of testable logic design", The Radio and Electronics Engineer, Vol. 45, No.11, pp. 667-679, November 1975
Breuer M.A., "A Methodology for the Design of Testable VLSI Chips", University of Southern California, Los Angeles, CA 90089-0781, January 1986, IEEE.
Chuang Chin Sheng, Oh Se Jeung. "Testability enhancement in digital system design" – "IEEE Intercon. Conf. Rec., New York City, 1975", N.y., 1975, pp. 11.3/1 – 11.3/7.
Ion Cojocaru, "Concepts of elaboration and organization of complementary reconfigurable elementary digital structures on two logical level" - 7th International Conference DAS 2004,

Suceava, Romania, May 27-29, 2004, pp 319-325.

[4]. Lala P.K., "Fault tolerant and fault testable hardware design". London, 1985.

[6]. Reddy S. M., "*Easily testable realizations for logic functions*", IEEE Trans. on Computers, C-21, No.11, pp 1183-1188, November 1972.

[7]. Saluja K. K. and Reddy S.M., "On minimally testable logic networks", IEEE Trans. on Computers, C-23, No.11, pp. 552-554, November 1974.