**TECHNICAL PAPER** 

## Enhancement of vertical integration density by engineered BSOI wafers

C. Kaden<sup>1</sup> · S. Langa<sup>1</sup> · T. Ludewig<sup>1</sup> · A. Schönberger<sup>1</sup> · A. Herrmann<sup>1</sup> · A. Göbel<sup>1</sup> · V. Kolkovsky<sup>1</sup> · W. Jeroch<sup>1</sup> · W. Pufe<sup>1</sup>

Received: 29 July 2016/Accepted: 5 August 2017/Published online: 12 August 2017 © Springer-Verlag GmbH Germany 2017

Abstract The lateral and vertical integration density of bulk microelectromechanical systems (MEMS) using bonded silicon-on-insulator (BSOI) wafers is significantly enhanced if the handle wafer is used as an electrical redistribution layer. Therefore isolated conductive paths should be integrated in the handle wafer, which are connected to the surface of the BSOI-wafer by high aspect ratio contacts (VIAs) through the device layer of the BSOIwafer. In the present study we report on a fabrication process for customer specific designed BSOI wafers with VIAs from the device to the handle layers. Wafer bonding, wafer edge shaping and thinning of the wafers, which are critical processes for the fabrication of the BSOI-wafers, are discussed. The contacts to the handle wafer through the 75 µm thick device layer are created by 10 µm wide and 75 μm deep trenches filled with highly doped *n*-type polysilicon. From current-voltage measurements an ohmic behaviour of the contacts with a resistance of around 120  $\Omega$ is demonstrated.

## 1 Introduction

System in Package (SiP, Tai 2000) is an effective approach to gain more functionality of devices by integrating several MEMS devices and their controlling units into one functional package. SiP can be implemented as lateral integration (2D), lateral and vertical (2.5D) or pure vertical integration (3D). However, due to the die-level integration

C. Kaden christiane.kaden@ipms.fraunhofer.de



In the present paper an approach to enhance the vertical integration density of MEMS-devices fabricated on the basis of bonded silicon-on-insulator (BSOI) wafers is discussed. BSOI-wafers are widely used e.g. for the fabrication of MOEMS (Grahmann et al. 2015; Langa et al. 2013), pressure sensors (Li et al. 2015; Ngo et al. 2015), inertial sensors (Abdolvand et al. 2007) and energy harvesters (Nimo et al. 2011).

In the past there have been approaches to engineer the BSOI handle or device wafer before bonding, see e.g. PBSOI (patterned BSOI) for vertical transistors (Moriceau et al. 2004; Kim et al. 2005).

A typical BSOI wafer (Fig. 1) consists of three main components: a handle wafer (e.g. 400–700  $\mu$ m thick), a device wafer (e.g. 5–200  $\mu$ m thick) and a buried oxide layer (BOX, e.g. 0.1–1  $\mu$ m thick). The handle and the device wafers are bonded together by fusion bonding, the BOX is used as bonding and isolation interface between the wafers. The MEMS devices are usually structured in the device layer of the BSOI wafer and the handle wafer is only used for mechanical stability purposes.

Our approach is to define conducting paths in the handle wafer before bonding and connect them by VIAs in the device layer to the surface of the BSOI-wafer. In this case the handle wafer can act as an electrical redistribution layer and can replace conducting layers originally placed on the surface of the BSOI wafer. Since the conducting paths are processed before wafer bonding, the applied materials must



<sup>&</sup>lt;sup>1</sup> Fraunhofer Institute for Photonic Microsystems, Maria-Reiche-Str. 2, 01109 Dresden, Germany