JES FOCUS ISSUE ON SEMICONDUCTOR ELECTROCHEMISTRY AND PHOTOELECTROCHEMISTRY IN HONOR OF KRISHNAN RAJESHWAR

## **Towards Uniform Electrochemical Porosification of Bulk HVPE-Grown GaN**

Ed. Monaico, <sup>1</sup>,=,<sup>z</sup></sup> C. Moise,<sup>2,=</sup> G. Mihai, <sup>2</sup> V. V. Ursaki,<sup>3</sup> K. Leistner, <sup>4</sup> I. M. Tiginyanu,<sup>1,\*</sup> M. Enachescu,<sup>2</sup> and K. Nielsch<sup>4,5,6,z</sup>

<sup>1</sup>National Center for Materials Study and Testing, Technical University of Moldova, Chisinau, Moldova
<sup>2</sup>Center for Surface Science and NanoTechnology, University Politehnica of Bucharest, Bucharest, Romania
<sup>3</sup>Institute of Electronic Engineering and Nanotechnologies "D. Ghitu", Chisinau, Moldova
<sup>4</sup>Leibniz Institute for Solid State and Materials Research Dresden (IFW Dresden), 01069 Dresden, Germany
<sup>5</sup>Institute of Materials Science, Technische Universität Dresden, 01062 Dresden, Germany
<sup>6</sup>Institute of Applied Physics, Technische Universität Dresden, 01062 Dresden, Germany

In this paper, we report on results of a systematic study of porous morphologies obtained using anodization of HVPE-grown crystalline GaN wafers in HNO<sub>3</sub>, HCl, and NaCl solutions. The anodization-induced nanostructuring is found to proceed in different ways on N- and Ga-faces of polar GaN substrates. Complex pyramidal structures are disclosed and shown to be composed of regions with the degree of porosity modulated along the pyramid surface. Depending on the electrolyte and applied anodization voltage, formation of arrays of pores or nanowires has been evidenced near the N-face of the wafer. By adjusting the anodization voltage, we demonstrate that both current-line oriented pores and crystallographic pores are generated. In contrast to this, porosification of the Ga-face proceeds from some imperfections on the surface and develops in depth up to 50  $\mu$ m, producing porous matrices with pores oriented perpendicularly to the wafer surface, the thickness of the pore walls being controlled by the applied voltage. The observed peculiarities are explained by different values of the electrical conductivity of the material near the two wafer surfaces. © The Author(s) 2019. Published by ECS. This is an open access article distributed under the terms of the Creative Commons Attribution 4.0 License (CC BY, http://creativecommons.org/licenses/by/4.0/), which permits unrestricted reuse of the work in any medium, provided the original work is properly cited. [DOI: 10.1149/2.0251905jes]

Manuscript submitted October 12, 2018; revised manuscript received January 15, 2019. Published January 25, 2019. This paper is part of the JES Focus Issue on Semiconductor Electrochemistry and Photoelectrochemistry in Honor of Krishnan Rajeshwar.

Due to excellent properties, which include wide direct bandgap, high thermal stability, high electron mobility and saturation velocity, high sheet carrier concentration at heterojunction interfaces, high breakdown field, low thermal impedance and superior chemical and physical stabilities, gallium nitride (GaN) has become a material of choice for a wide range of applications in optoelectronics and high-power/high-frequency devices, such as light emitting diodes (LEDs) for solid-state lighting<sup>1</sup> and visible light communications (VLC),<sup>2</sup> laterally diffused metal oxide semiconductor (LDMOS) radio-frequency devices for mobile communication<sup>3,4</sup> and radar applications.<sup>5</sup> Besides, high performance characteristics of GaN power devices make them promising for automotive applications.<sup>6</sup>

Nanostructuring of GaN, particularly by using electrochemical (EC) etching, enlarges the areas of applications toward surface enhanced Raman scattering platforms,<sup>7–10</sup> energy storage,<sup>11</sup> photocatalytic,<sup>12,13</sup> water splitting<sup>14,15</sup> and hydrogen generation applications,<sup>16</sup> photodetectors,<sup>17–19</sup> chemical and gas sensors,<sup>20–24</sup> photonic engineering,<sup>25–30</sup> waveguides<sup>31</sup> and Bragg reflectors,<sup>32–35</sup> and other novel intriguing applications. Note that EC etching is generally a unique approach to micro/nanomachining III-V semiconductor compounds for various purposes.<sup>36,37</sup>

For many concrete applications it is necessary to integrate a large amount of nanowires in one bundle or array to achieve required functionalities. Over the last decade, different template-based nanofabrication approaches have been developed which offer the possibility to produce large assembles of nanowires and nanotubes of various materials with defined diameters and lengths. Two types of templates are widely used for nanofabrication purposes, namely porous Al<sub>2</sub>O<sub>3</sub><sup>38-41</sup> and etched ion track membranes based either on inorganic materials or on organic polymers.<sup>42,43</sup> Both, porous Al<sub>2</sub>O<sub>3</sub> and etched ion track membranes, however, exhibit high resistivity and therefore they often play a passive role in nanofabrication processes. In particular, templated growth of nanowires via electroplating is provided usually by the metal contact deposited on the back side of the high-resistivity membranes, while electroplating of metal nanotubes requires additional technological steps e.g. chemical modification of the inner surface of the pores prior to electrodeposition which leads to the incorporation of spurious phases in the nanotube walls. In this connection an important technological task is the development of cost-effective semiconductor nanotemplates which properties could be easily controlled by external illumination, applied electric fields etc. We have developed a cost-effective technology for controlled fabrication of semiconductor nanotemplates with self-organized quasi-ordered distribution of nanochannels using anodic etching of some III-V (GaAs, InP) and II-VI (CdSe) crystalline substrates in a neutral electrolyte.<sup>44–46</sup> The high conductivity of the semiconductor nanotemplate skeleton provides conditions for uniform electrochemical deposition of metal species on the inner surface of pores, resulting in the formation of arrays of metal nanotubes embedded in semiconductor matrix.<sup>44</sup>

The electronic band gaps of InP, GaAs and CdSe are 1.3; 1.4 and 1.7 eV at 300 K respectively, which means that the nanotemplates based on these materials are opaque in the visible region of the spectrum. At the same time GaN with the bandgap as high as 3.4 eV at 300 K is feasible for the fabrication of conductive nanotemplates transparent in the whole visible region of the spectrum.

However, despite the expanding applications, the subject of GaN nanostructuring by EC etching still needs better understanding for a wider exploration of novel nanostructures and devices,<sup>47</sup> especially those requiring porosification in-depth of GaN wafers.

All the produced up to date porous GaN layers are limited to around 2  $\mu$ m in depth. This is due to fact that, for a long time, GaN has been grown by Metalorganic Chemical Vapor Deposition (MOCVD) on sapphire, Si, or SiC for research and device applications. The thickness of such layers is usually limited to 2–3  $\mu$ m, and the produced layers suffer from internal strains and defects due to significant mismatches of crystal lattices and thermal expansion coefficients with the substrate material.

Nowadays, there are three main technologies used for GaN bulk crystal growth: hydride vapor phase epitaxy (HVPE), sodium flux and ammonothermal growth.<sup>48</sup> Among these methods, HVPE growth appears to be the best choice, since the ammonothermal growth seems to be inappropriate for mass production of GaN crystals, providing

These authors contributed equally to this work.

<sup>\*</sup>Electrochemical Society Member.

<sup>&</sup>lt;sup>z</sup>E-mail: eduard.monaico@cnstm.utm.md; k.nielsch@ifw-dresden.de